
Mini57
Apr. 06, 2017
Page 175 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
Port A-D De-bounce Enable Control Register (Px_DBEN)
Register
Offset
R/W
Description
Reset Value
PA_DBEN
0x014
R/W
PA De-Bounce Enable Control Register
0x0000_0000
PB_DBEN
0x054
R/W
PB De-Bounce Enable Control Register
0x0000_0000
PC_DBEN
0x094
R/W
PC De-Bounce Enable Control Register
0x0000_0000
PD_DBEN
0x0D4
R/W
PD De-Bounce Enable Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
DBENn
Bits
Description
[31:8]
Reserved
Reserved.
[n]
n=0,1..7
DBENn
Port A-d Pin[n] Input Signal De-bounce Enable Bits
The DBEN[n] bit is used to enable the de-bounce function for each corresponding bit. If
the input signal pulse width cannot be sampled by continuous two de-bounce sample
cycle, the input signal transition is seen as the signal bounce and will not trigger the
interrupt. The de-bounce clock source is controlled by DBCLKSRC (GPIO_DBCTL [4]),
one de-bounce sample cycle period is controlled by DBCLKSEL (GPIO_DBCTL [3:0]).
0 = Px.n de-bounce function Disabled.
1 = Px.n de-bounce function Enabled.
The de-bounce function is valid only for edge triggered interrupt. If the interrupt mode is
level triggered, the de-bounce enable bit is ignored.
Note:
Max. n=5 for port A.
Max. n=4 for port B.
Max. n=4 for port C.
Max. n=6 for port D. n=0 is reserved.