
Mini57
Apr. 06, 2017
Page 184 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
Interrupt De-bounce Control Register (GPIO_DBCTL)
Register
Offset
R/W
Description
Reset Value
GPIO_DBCTL
0x440
R/W
Interrupt De-bounce Control
Register
0x0000_0020
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
ICLKON
DBCLKSRC
DBCLKSEL
Bits
Description
[31:6]
Reserved
Reserved.
[5]
ICLKON
Interrupt Clock on Mode
0 = Edge detection circuit is active only if I/O pin corresponding RHIEN
(Px_INTEN[n+16])/FLIEN (Px_INTEN[n]) bit is set to 1.
1 = All I/O pins edge detection circuit is always active after reset.
Note:
It is recommended to disable this bit to save system power if no special application
concern.
[4]
DBCLKSRC
De-bounce Counter Clock Source Selection
0 = De-bounce counter clock source is the HCLK.
1 = De-bounce counter clock source is the 10 kHz internal low speed RC oscillator
(LIRC).