
Mini57
Apr. 06, 2017
Page 205 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
Timer Extended Event Interrupt Status Register (TIMERx_EINTSTS)
Register
Offset
R/W
Description
Reset Value
TIMER0_EINT
STS
0x18
R/W
Timer0 Extended Event Interrupt Status
Register
0x0000_0000
TIMER1_EINT
STS
0x38
R/W
Timer1 Extended Event Interrupt Status
Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CAPIF
Bits
Description
[31:1]
Reserved
Reserved.
[0]
CAPIF
Timer Capture Interrupt Flag
This bit indicates the timer external capture interrupt flag status.
0 = Timer Cpautre interrupt did not occur.
1 = Timer Capture interrupt occurred.
Note1:
This bit is cleared by writing 1 to it.
Note2:
When
CAPEN
(TIMERx_EXTCTL[3])
bit
is
set,
CAPFUNCS
(TIMERx_EXTCTL[4]) bit is 0, and a transition on ACMPOx matched the CAPEDGE
(TIMERx_EXTCTL[2:1]) setting, this bit will set to 1 by hardware.
Note3:
There is a new incoming capture event detected before CPU clearing the CAPIF
status. If the above condition occurred, the Timer will keep register TIMERx_CAP
unchanged and drop the new capture value.