
Mini57
Apr. 06, 2017
Page 130 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
Clock Divider Number Register (CLK_CLKDIV)
Register
Offset
R/W
Description
Reset Value
CLK_CLKDIV
0x20
R/W
Clock Divider Number Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
ADCDIV
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
HCLKDIV
Bits
Description
[31:24]
Reserved
Reserved.
[23:16]
ADCDIV
ADC Clock Divide Number From ADC Clock Source
ADC clock frequency = (ADC clock source frequency) / ( 1).
[15:4]
Reserved
Reserved.
[3:0]
HCLKDIV
HCLK Clock Divide Number From HCLK Clock Source
HCLK clock frequency = (HCLK clock source frequency) / (H 1).