
Mini57
Apr. 06, 2017
Page 15 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
-
Hardware fault brake and software brake protections
-
Supports rising, falling, central, period, and fault break interrupts
-
Supports duty/period trigger A/D conversion
-
Timer comparing matching event trigger PWM to do phase change
-
Supports comparator event trigger PWM to force PWM output low for current
period
-
Provides interrupt accumulation function
USCI (Universal Serial Control Interface Controller)
-
Two USCI devices
-
Supports to be configured as UART, SPI or I²C individually
-
Supports programmable baud-rate generator
ADC (Analog-to-Digital Converter)
-
12-bit ADC with 700 kSPS
-
Supports 2 sample/hold
-
Up to 8-ch single-end input from I/O and one internal input from band-gap.
-
Conversion started either by software trigger, PWM trigger, ACMP trigger or
external pin trigger
-
Supports temperature sensor for measurement chip temperature
-
Supports Simultaneous and Sequential function to continuous conversion 4
channels maximum.
Programmable Gain Amplifier (PGA)
-
Supports 8 level gain selects from 1, 2, 3, 5, 7, 9, 11 and 13
-
Unity gain frequency up to 8 MHz
Analog Comparator
-
Two analog comparators with programmable 16-level internal voltage reference
-
Built-in CRV (comparator reference voltage)
-
Supports Hysteresis function
-
Interrupt when compared results changed
Hardware Divider
-
Signed (two’s complement) integer calculation
-
32-bit dividend with 16-bit divisor calculation capacity
-
32-bit quotient and 32-bit remainder outputs (16-bit remainder with sign extends
to 32-bit)
-
Divided by zero warning flag
-
6 HCLK clocks taken for one cycle calculation
-
Waiting for calculation ready automatically when reading quotient and remainder
ISP (In-System Programming) and ICP (In-Circuit Programming)