
Mini57
Apr. 06, 2017
Page 342 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
[10]
Reserved
Reserved.
[9]
DATWKEN
Data Wake-up Mode Enable Bit
0 = Data wake-up mode Disabled.
1 = Data wake-up mode Enabled.
[8]
LINRXEN
LIN RX Duplex Mode Enable Bit
0 = LIN RX Duplex mode Disabled.
1 = LIN RX Duplex mode Enabled. The LIN can be play as Slave to receive the LIN frame.
Note:
This bit is used to check the break duration for incoming data when the LIN
operation is active.
[7]
LINBRKEN
LIN TX Break Mode Enable Bit
0 = LIN TX Break mode Disabled.
1 = LIN TX Break mode Enabled.
Note1:
When TX break field transfer operation is finished, this bit will be cleared
automatically.
Note2:
13-bit level 0 and 1-bit level 1 were sent out before the 1
st
data be transmitted.
[6]
ABREN
Auto-baud Rate Detect Enable Bit
0 = Auto-baud rate detect function Disabled.
1 = Auto-baud rate detect function Enabled.
Note:
When the auto - baud rate detect operation finishes, hardware will clear this bit. The
associated interrupt ABRDETIF (USCI_PROTST[9]) will be generated (If ARBIEN
(UUART_PROTIEN [1]) is enabled).
[5:4]
Reserved
Reserved.
[3]
Reserved
Reserved.
[2]
EVENPARITY
Even Parity Enable Bit
0 = Odd number of logic 1’s is transmitted and checked in each word.
1 = Even number
of logic 1’s is transmitted and checked in each word.
Note:
This bit has effect only when PARITYEN is set.
[1]
PARITYEN
Parity Enable Bit
This bit defines the parity bit is enabled in an UART frame.
0 = The parity bit Disabled.
1 = The parity bit Enabled.
[0]
STOPB
Stop Bits
This bit defines the number of stop bits in an UART frame.
0 = The number of stop bits is 1.
1 = The number of stop bits is 2.