
Mini57
Apr. 06, 2017
Page 106 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
6.2.12.2 System Control Register Description
CPUID Base Register (CPUID)
Register
Offset
R/W
Description
Reset Value
SCS_CPUID
0xD00
R
CPUID Base Register
0x410C_C200
31
30
29
28
27
26
25
24
IMPLEMENTER
23
22
21
20
19
18
17
16
Reserved
PART
15
14
13
12
11
10
9
8
PARTNO
7
6
5
4
3
2
1
0
PARTNO
REVISION
Bits
Description
[31:24]
IMPLEMENTER
Implementer Code
Implementer code assigned by ARM ( ARM = 0x41).
[23:20]
Reserved
Reserved.
[19:16]
PART
Architecture of the Processor
Reads as 0xC for ARMv6-M parts
[15:4]
PARTNO
Part Number of the Processor
Reads as 0xC20.
[3:0]
REVISION
Revision Number
Reads as 0x0