71
CHAPTER 5 CLOCK GENERATOR
5.3 Clock Generator Control Register
The clock generator is controlled by the following two registers:
• Processor clock control register (PCC)
• Oscillation mode selection register (OSMS)
(1) Processor clock control register (PCC)
The PCC sets whether to use CPU clock selection and the ratio of division.
The PCC is set with a 1-bit or 8-bit memory manipulation instruction.
RESET input sets the PCC to 04H.
Figure 5-2. Processor Clock Control Register Format
Caution Set 0 to the bits 3 to 7.
Remarks 1. f
XX
: Main system clock frequency (f
X
or f
X
/2)
2. f
X
: Main system clock oscillator frequency
3. MCS : Bit 0 of oscillation mode selection register (OSMS)
4. Figures in parentheses indicate minimum instruction execution time : 2f
CPU
when operating
at f
X
= 5.0 MHz.
0
0
0
0
PCC2 PCC1 PCC0
PCC
FFFBH
04H
R/W
7
6
5
4
Symbol
Address
After
Reset
R/W
0
7
6
3
2
0
1
0
0
f
XX
/2
PCC2
CPU CIock Selection (f
CPU
)
PCC1 PCC0
0
0
0
1
0
0
1
1
0
1
1
0
0
f
XX
/2
2
f
XX
/2
3
f
XX
/2
4
f
XX
Setting prohibited
Other than above
f
x
/2 (0.8 s)
µ
f
x
/2
2
(1.6 s)
µ
f
x
/2
3
(3.2 s)
µ
f
x
/2
4
(6.4 s)
µ
f
x
(0.4 s)
µ
f
x
/2
2
(1.6 s)
µ
f
x
/2
3
(3.2 s)
µ
f
x
/2
4
(6.4 s)
µ
f
x
/2
5
(12.8 s)
µ
f
x
/2
(0.8 s)
µ
MCS=1
MCS=0
Summary of Contents for NEC PD78081(A)
Page 23: ...xii MEMO...
Page 37: ...14 CHAPTER 1 OUTLINE MEMO...
Page 47: ...24 CHAPTER 2 PIN FUNCTION MEMO...
Page 91: ...68 CHAPTER 4 PORT FUNCTIONS MEMO...
Page 125: ...102 CHAPTER 6 8 BIT TIMER EVENT COUNTERS 5 AND 6 MEMO...
Page 157: ...134 CHAPTER 10 A D CONVERTER MEMO...
Page 193: ...170 CHAPTER 11 SERIAL INTERFACE CHANNEL 2 MEMO...
Page 253: ...230 CHAPTER 16 INSTRUCTION SET MEMO...