26
CHAPTER 3 CPU ARCHITECTURE
Figure 3-2. Memory Map (
µ
PD78082)
Data memory
space
General Registers
32
×
8 bits
Internal ROM
16384
×
8 bits
CALLF Entry Area
CALLT Table Area
Vector Table Area
Program Area
Program Area
Unusable
Program
memory
space
Internal High-speed RAM
384
×
8 bits
Special Function
Registers (SFRs)
256
×
8 bits
F F 0 0 H
FEFFH
FEE0H
FEDFH
FD80H
FD7FH
4 0 0 0 H
3 F F F H
FFFFH
1 0 0 0 H
0 F F F H
0 8 0 0 H
0 7 F F H
0 0 8 0 H
0 0 7 F H
0 0 4 0 H
0 0 3 F H
3 F F F H
0 0 0 0 H
0 0 0 0 H
Summary of Contents for NEC PD78081(A)
Page 23: ...xii MEMO...
Page 37: ...14 CHAPTER 1 OUTLINE MEMO...
Page 47: ...24 CHAPTER 2 PIN FUNCTION MEMO...
Page 91: ...68 CHAPTER 4 PORT FUNCTIONS MEMO...
Page 125: ...102 CHAPTER 6 8 BIT TIMER EVENT COUNTERS 5 AND 6 MEMO...
Page 157: ...134 CHAPTER 10 A D CONVERTER MEMO...
Page 193: ...170 CHAPTER 11 SERIAL INTERFACE CHANNEL 2 MEMO...
Page 253: ...230 CHAPTER 16 INSTRUCTION SET MEMO...