IN-1
Index
Numerics
8259 compatibility
2-54
8259 interrupts
5-4
8259 mode
2-82
A
A0-A31
3-5
abbreviations, acronyms, and terms to know
GL-1
Access Timing (DRAM)
3-8
,
3-9
,
3-10
Access Timing (ROM)
3-11
address modification for little endian trans-
fers
2-18
Address Pipelining
3-6
Address Transfers
3-12
Application-Specific Integrated Circuit
(ASIC)
1-1
architectural diagram for the Universe
4-3
architectural notes
2-82
architectural overview
4-2
architecture
2-52
ARTRY_
3-12
assertion, definition
1-2
asterisk (*)
1-2
B
Base Module Feature Register
1-37
Base Module Status Register (BMSR)
1-38
big to little endian data swap
2-17
big-endian
1-3
big-endian mode
5-12
binary number
1-2
Bit Descriptions
3-32
block diagram
2-4
block diagram description
2-57
board
documentation
A-3
Bus Interface (60x)
3-12
byte ordering
1-3
byte, definition
1-3
C
Cache Coherency
3-12
CHRP compliant memory map
2-7
CHRP memory map example
1-10
CLK FREQUENCY
3-38
CLK Frequency Register
3-38
Clock Frequency
3-38
Column Address
3-45
CONFIG_ADDRESS
2-49
Control Bit Descriptions
3-32
control bit, definition
1-3
conventions, manual
1-2
CPU Configuration Register
1-36
CPU Control Register
1-33
CSR Accesses
3-23
CSR Architecture
3-24
CSR Base Address
3-24
CSR Reads and Writes
3-24
CSR’s readability
2-53
current task priority level
2-82
cycles originating from PCI
2-18
D
Data Path Diagram
3-62
Data Path Mapping
3-63
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...