1-28
Board Description and Memory Maps
1
System Configuration Register (SYSCR)
The states of the RD[0:31] DRAM data pins, which have weak internal
pull-ups, are latched by the upper Falcon chip at a rising edge of the power-
up reset and stored in this System Configuration Register to provide some
information about the system. Configuration is accomplished with external
pull-down resistors. This 32-bit read-only register is defined as follows:
SYSID
System Identification. This field specifies the type of the
overall system configuration so that the software may
appropriately handle any software visible differences. For
the MVME2600/2700 series, this field returns a value of
$FE.
SYSCLK
System Clock Speed. This field relays the system clock
speed and the PCI clock speed information as follows:
SYSXC
System External Cache Size. This field reflects size of the
look-aside cache on the system bus.
REG
System Configuration Register - $FEF80400
BIT
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
FIELD
SYSID
SYSCLK
SYSXC
P0STAT
P1STAT
OPER
READ ONLY
RESET
$FE
X
X
X
X
$F
$F
SYSCLK Value
System Clock Speed
PCI Clock Speed
0b0000 to 0b1100
Reserved
Reserved
0b1101
50MHz
25MHz
0b1110
60MHz
30MHz
0b1111
66.66MHz
33.33MHz
SYSXC Value
External Look-aside Cache Size
0b0000 to 0b1011
Reserved
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...