
3-32
Falcon ECC Memory Controller Chip Set
3
Notes
1. All shaded bit fields are reserved and read as zeros.
2. All status bits are shown in italics.
3. All control bits are shown with underline.
4. All control-and-status bits are shown with italics and
underline.
Detailed Register Bit Descriptions
The following sections describe the registers and their bits in detail. The
possible operations for each bit in the register set are as follows:
R
The bit is a read only status bit.
R/W
The bit is readable and writable.
R/C
The bit is cleared by writing a one to itself.
C
The bit is readable. Writing a zero to the bit will clear it.
The possible states of the bits after local and power-up reset are as defined
below.
P
The bit is affected by power-up reset.
L
The bit is affected by local reset.
X
The bit is not affected by reset.
FEF80C00
.
.
FEF87FF8
FEF88000
.
.
FEF8FFF8
EXTERNAL REGISTER SET
BIT # ---->
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
Table 3-9. Register Summary (Continued)
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...