Functional Description
2-7
2
MPC Map Decoders
The Raven address decoders have been designed to be as flexible as
possible to provide a wide range of addressing possibilities. There are five
address map decoders in the Raven which determine the MPC bus
addresses to which the Raven will respond: the MPC Register File
Decoder, and four programmable decoders. Table 2-1 shows a typical
CHRP compliant memory map. (Another similar map is shown in Table 1-
3.)
Table 2-1. CHRP Compliant Memory Map
The MPC Register File decoder determines the address location of the
Raven’s MPC registers from the MPC bus. These registers may be
accessed using only 1-, 2-, 3-, 4-, or 8-byte operations. The location of the
MPC register file is fixed beginning at MPC address $FEFE0000 or
$FEFF0000, depending on the state of the EXT01 bit at the time RST* is
MPC Address
Function
$00000000-$7FFFFFFF
System Memory (2G)
$80000000-$FCFFFFFF
PCI Memory (2G - 48M)
$FD000000-$FDFFFFFFF
ISA Memory (16M)
$FE000000-$FE7FFFFF
Discontiguous PCI IO (8M)
$FE800000-$FEBFFFFF
Contiguous PCI IO (4M)
$FEC00000-$FEF7FFFF
reserved (3.5M)
$FEF80000-$FEF8FFFF
Falcon 0 Registers (64K)
$FEF90000-$FEF9FFFF
Falcon 1 Registers (64K)
$FEFA0000-$FEFAFFFF
Falcon 2 Registers (64K)
$FEFB0000-$FEFBFFFF
Falcon 3 Registers (64K)
$FEFC0000-$FEFEFFFF
reserved (192K)
$FEFF0000-$FEFFFFFF
Raven Registers (64K) (EXT00 => 0)
$FF000000-$FFFFFFFF
System ROM/Flash (16MB)
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...