2-67
2
Raven Interrupt Controller Implementation
2Raven PCI Host Bridge & Multi-Processor Interrupt
Controller Chip
0Raven Interrupt Controller Implementation
Vendor Identification Register
There are two fields in the Vendor Identification Register which are not
defined for the RavenMPIC implementation but are defined in the MPIC
specification. They are the vendor identification and device ID fields.
STP
STEPPING.The stepping or silicon revision number is
initially 0.
Processor Init Register
P1
PROCESSOR 1. Writing a 1 to P1 will assert the Soft
Reset input of processor 1. Writing a 0 to it will negate the
SRESET signal.
P0
PROCESSOR 0. Writing a 1 to P0 will assert the Soft
Reset input of processor 0. Writing a 0 to it will negate the
SRESET signal.
Offset
$01080
Bit
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
1
6
1
5
1
4
1
3
1
2
1
1
1
0 9 8 7 6 5 4 3 2 1 0
Name
VENDOR IDENTIFICATION
STP
Operation
R
R
R
R
Reset
$00
$02
$00
$00
Offset
$01090
Bit
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
1
6
1
5
1
4
1
3
1
2
1
1
1
0 9 8 7 6 5 4 3 2 1 0
Name
PROCESSOR INIT
P1
P0
Operation
R
R
R
R
R/
W
R/W
Reset
$00
$00
$00
$00
0
0
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...