2-30
Raven PCI Host Bridge & Multi-Processor Interrupt Controller Chip
2
where Clk is the frequency of the CLK input in MHz. The
following table shows the scale factors for some common
CLK frequencies.
MPC Error Enable Register
DFLT
Default MPC Master ID. This bit determines which
MCHK* pin will be asserted for error conditions in which
the MPC master ID can not be determined or the Raven
was the MPC master. For example, in event of a PCI
parity error for a transaction in which the Raven’s PCI
master was not involved, the MPC master ID can not be
determined. When DFLT is set, MCHK1* is used. When
DFLT is clear, MCHK0* will be used.
Frequency
PADJ
66
$B4
50
$CE
40
$D8
33
$DF
25
$E7
Address
$FEFF0020
Bit
0 1 2 3 4 5 6 7 8 9
1
0
1
1
1
2
1
3
1
4
1
5
1
6
1
7
1
8
1
9
2
0
2
1
2
2
2
3
2
4
2
5
2
6
2
7
2
8
2
9
3
0
3
1
Name
MEREN
DFL
T
MA
T
O
M
PERRM
SERRM
SM
AM
RT
A
M
MA
T
O
II
PERRI
SERRI
SM
AI
RT
A
I
Operation
R
R
R
R/W
R/W
R
R/W
R/W
R/W
R/W
R
R
R/W
R
R/W
R/W
R/W
R/W
Reset
$00
$00
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...