2-26
Raven PCI Host Bridge & Multi-Processor Interrupt Controller Chip
2
MBTx
MPC Bus Time-out. This field specifies the MPC bus
time-out length. The time-out length is encoded as
follows:
P64
64-bit PCI Mode Enable. If set, the Raven is connected
to a 64-bit PCI bus. This bit is set if REQ64* is asserted
on the rising edge of RESET*.
MARB
MPC Arbiter Enable. If set, the Raven internal MPC
Arbiter is enabled. This bit is set if CPUID is %111 on the
rising edge of RESET*.
MPIC
Multi-Processor Interrupt Controller Enable. If set,
the Raven internal MPIC interrupt controller is enabled.
This bit is set if EXT15 is high on the rising edge of
RESET*. If cleared, Raven detected errors will be passed
on to processor 0 INT pin.
MIDx
Master ID. This field is encoded as shown below to
indicate who is currently the MPC bus master. When the
internal MPC arbiter is enabled (MARB is set), these bits
are controlled by the internal arbiter. When the internal
arbiter is disabled (MARB is clear) these bits reflect the
status of the CPUID pins. In a multiprocessor
environment, these bits allow software to determine on
which processor it is currently running. The internal MPC
arbiter encodes this field as follows:
MBT
Time Out Length
00
256
µ
sec
01
64
µ
sec
10
8
µ
sec
11
disabled
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...