1-8
Board Description and Memory Maps
1
The MVME2600/2700 series contains one IEEE1386.1 PCI Mezzanine
Card (PMC) slot. This PMC slot is 64-bit capable and supports both front
and rear I/O. Pins 1 through 30 of the PMC connector J14 are routed to pins
D1 through D30 of the 5-row DIN P2 connector. J14 pin 31 is connected
to P2 pin Z29, and J14 pin 32 is connected to P2 pin Z31.
Additional PCI expansion is supported with a 114-pin Mictor connector.
This connection allows stacking of a carrier board to increase the I/O
capability, such as a dual-PMC carrier board.
Programming Model
Memory Maps
The following sections describe the memory maps for the
MVME2600/2700 series.
Processor Memory Maps
The Processor memory map is controlled by the Raven ASIC and the
Falcon chipset. The Raven ASIC and the Falcon chipset have flexible
programming Map Decoder registers to customize the system to fit many
different applications.
Summary of Contents for MVME2700 Series
Page 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Page 13: ...xiv ...
Page 15: ...xvi ...
Page 67: ...1 50 Board Description and Memory Maps 1 ...
Page 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Page 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Page 277: ...Glossary GL 14 G L O S S A R Y ...