Table 54.
Reconfiguration Interface Ports with Independent Native PHY
Reconfiguration Interface
The reconfiguration interface ports when Share reconfiguration interface is disabled. <N> represents the
number of channels.
Port Name
Direction
Clock Domain
Description
reconfig_clk_ch<N-1>, ...,reconfig
_clk_ch0
Input
N/A
The clock frequency is 100-162
MHz.
reconfig_reset_ch<N-1>, ...,reconf
ig_reset_ch0
Input
reconfig_clk_ch#
Resets the AVMM interface.
Asynchronous assertion and
synchronous deassertion.
reconfig_write_ch<N-1>, ...,reconf
ig_write_ch0
Input
reconfig_clk_ch#
Write enable signal. Signal is active
high.
reconfig_read_ch<N-1>, ...,reconfi
g_read_ch0
Input
reconfig_clk_ch#
Read enable signal. Signal is active
high.
reconfig_address_ch<N-1>[18:0], ..
.,reconfig_address_ch0[18:0]
Input
reconfig_clk_ch#
An 20-bit address bus for each
channel.
reconfig_writedata_ch<N-1>[7:0], .
..,reconfig_writedata_ch0[7:0]
Input
reconfig_clk_ch#
A 8-bit data write bus for each
channel. Data to be written into the
address indicated by
reconfig_address
.
reconfig_readdata_ch<N-1>[7:0], ..
.,reconfig_readdata_ch0[7:0]
Output
reconfig_clk_ch#
A 8-bit data read bus for each
channel. Valid data is placed on this
bus after a read operation. Signal is
valid after
reconfig_waitrequest
goes
high and then low.
reconfig_waitrequest_ch<N-1>, ...,
reconfig_waitrequest_ch0
Output
reconfig_clk_ch#
A one-bit signal for each channel
that indicates that the AVMM
interface is busy. Keep the AVMM
command asserted until the
interface is ready to proceed with
the read/write transfer.
Table 55.
AVMM Interface Parameters
The following parameters are available in the Dynamic Reconfiguration tab of the Transceiver Native PHY
parameter editors.
Parameter
Value
Description
Share reconfiguration interface
On/Off
Enables you to use a single reconfiguration interface to
control all channels. Off by default. If enabled, the
uppermost bits of
reconfig_address
identifies the
active channel. The lower 20 bits specify the
reconfiguration address. Binary encoding is used to
identify the active channel (available only for Transceiver
Native PHY). Enable this option, if desired, when the
Native PHY is configured with more than one channel.
Enable dynamic reconfiguration
On/Off
Enables the reconfiguration interface. Off by default. The
reconfiguration interface is exposed when this option is
enabled.
Enable Altera Debug Master Endpoint
On/Off
When enabled, the Altera Debug Master Endpoint (ADME)
is instantiated and has access to the AVMM interface of
the Native PHY. You can access certain test and debug
functions using System Console with the ADME. Refer to
the "Embedded Debug Features" section for more details
about ADME.
continued...
7. Dynamic Reconfiguration
UG-20056 | 2019.02.04
Intel
®
Stratix
®
10 E-Tile Transceiver PHY User Guide
133