Figure 6.
E-Tile Architecture and Datapath Overview
Showing 12 out of 24 channels per tile.
P
T
P
P
T
P
EHIP_TOP
EHIP_TOP
PMA Direct
PMA Direct
RS-FEC
Notes:
1. Not all datapath combinations are available.
2. Datapath enablement depends on the configuration you are implementing. Refer to the E-Tile Channel
Placement tool for possible configurations.
3. This FEC block can only be used in aggregate mode with FEC direct application (e.g. 128GFC Fibre-Channel).
This FEC block cannot be used in in aggregate mode with EHIP_CORE because there is no EHIP_CORE in this location.
Legend:
= EHIP_CORE
= FEC
= EHIP_LANE
In
ter
connec
t
In
ter
connec
t
In
ter
connec
t
In
ter
connec
t
In
ter
connec
t
In
ter
connec
t
In
ter
connec
t
In
ter
connec
t
In
ter
connec
t
FPGA C
or
e
EMIB
EMIB
EMIB
EMIB
EMIB
EMIB
EMIB
EMIB
EMIB
EMIB
EMIB
EMIB
RS-FEC
RS-FEC
PMA CH0
PMA CH1
PMA CH2
PMA CH3
PMA CH4
PMA CH5
PMA CH6
PMA CH7
PMA CH8
PMA CH9
PMA CH10
PMA CH11
FEC
(528, 514)
or (544, 514)
(Aggregate:
100G)
(Fractured:
25G)
FEC
(528, 514) or
(544, 514)
(Aggregate:
100G)
(Fractured:
25G)
EHIP_CORE
(100G MAC
+ PCS)
EHIP_LANE
x4
(10G /25G)
MAC + PCS
EHIP_LANE
x2
(10G /25G)
MAC + PCS
EHIP_LANE
x2
(10G /25G)
MAC + PCS
EHIP_LANE
x4
(10G /25G)
MAC + PCS
EHIP_CORE
(100G MAC
+ PCS)
6
7
8
9
10
11
8
9
10
11
6
7
6
7
6
7
4
5
6
7
2
3
4
5
0
1
2
3
0
1
8
9
10
11
8
9
10
11
8
9
10
11
8
9
10
11
8
9
10
11
6
7
4
5
4
5
4
5
2
3
0
1
2
3
0
1
2
3
0
1
2
3
0
1
2
3
0
1
4
5
FEC
(3)
(528, 514) or
(544, 514)
(Aggregate:
100G)
(Fractured:
25G)
1.4.1. GXE Transceiver Channel
The Intel Stratix 10 E-Tile offers 24 full-duplex transceiver channels. These channels
provide continuous data rates from 1 Gbps to 30 Gbps in NRZ mode, and 2 Gbps to
57.8 Gbps in PAM4 mode. For longer-reach backplane driving applications, adaptive
equalization circuits are available to equalize the system losses.
1. Intel
®
Stratix
®
10 E-Tile Transceiver PHY Overview
UG-20056 | 2019.02.04
Intel
®
Stratix
®
10 E-Tile Transceiver PHY User Guide
12