Evaluation Board Manual
Preliminary
PPC750FX Evaluation Board
750FXebm_ch11.fm
June 10, 2003
CPLD Programming
Page 93 of 115
11.1.2.7misc Logic
The following logic diagram defines the function of the logic in the
misc part of the CPLD:
a little filtering because of slow risetime
pwrgd
cpu0_chkstop_n
cpu1_chkstop_n
jtag_chkstop_n
sysreset_n
dev_adr0
serial_eeprom
pld25mhz
mpp_reset_out_n
mpp_block_n
pld25mhz
pld25mhz
mpp_reset_2ms_n
del_powergood
VCC
pld25mhz
INPUT
VCC
pwrgd
INPUT
VCC
dev_adr0
INPUT
VCC
sysreset_n
INPUT
VCC
cpu0_chkstop_n
INPUT
VCC
cpu1_chkstop_n
INPUT
serial_eeprom
OUTPUT
jtag_chkstop_n
OUTPUT
LCELL
108
AND2
355
CLRN
D
PRN
Q
DFF
16
LCELL
14
CLRN
D
PRN
Q
DFF
4
CLRN
D
PRN
Q
DFF
5
VCC
mpp_reset_out_n
INPUT
VCC
mpp_block_n
INPUT
OR2
inst6
NOT
inst2
LCELL
13
NOT
8
cnt_en
ac
lr
q[]
LPM_COUNTER
7
dataa[]
datab[]
aeb
aneb
LPM_COMPARE
9
(cvalue)
result[]
LPM_CONSTANT
10
CLRN
D
PRN
Q
DFF
11
mpp_reset_2ms_n
OUTPUT
AND3
12
CLRN
D
PRN
Q
DFF
6
del_powergood
OUTPUT