Evaluation Board Manual
Preliminary
PPC750FX Evaluation Board
750FXebm_ch11.fm
June 10, 2003
CPLD Programming
Page 77 of 115
11.1.2.1 Top Level Block Diagram 1
badr0
badr1
badr2
sysreset_n
lcs_n3
cstiming_n
sysreset_n
lboot_cs_n
pld_sysclk
PLD_SYSCLK
cstiming_n
lcs_n[3..0]
ldev_addr[21..19]
flash_n/sram_sel
bootsmall_n
ldevr_w_n
dev_we_n[0]
nvram_burst_cs_n
small_flash_cs_n
small_flash_hi_cs_n
sram_cs_n
sram_hi_cs_n
big_flash_cs_n
read_n
write_n
uart_cs_n
nvram_cs_n
testpin_d
fpga_cs_n
switch_b
atx_ok_n
sysreset_n
cstiming_n
dev_we_n[0]
ale
fpga_cs_n
badr[2..0]
target/host_n
flash_n/sram_sel
bootsmall_n
switch_a
ldevr_w_n
lboot_cs_n
led0
led1
led2
cpu0_smi_n
cpu1_smi_n
cpu_tben
cpu_mcp0
cpu_mcp1
mpp_block_n
dev_adr[7..0]
nvram_burst_cs_n
sysreset_n
cstiming_n
we_n0
ale
fpga_cs_n
badr[2..0]
target/host_n
flash_n/sram_sel
bootsmall_n
switch_a
switch_b
ATX_OK_N
ldevR_W_n
lboot_cs_n
led0
led1
led2
cpu0_smi_n
cpu1_smi_n
cpu_tben
cpu_mcp0
cpu_mcp1
read_oe
mpp_block_n
dev_ad[7..0]
registers2
inst
sysreset_n
sysclk
CSTiming_n
LBootCS_n
lcs_n[3..0]
ldev_addr[21..19]
flash_n/sram_sel
bootsmall_n
ldevR_W_n
Dev_We_n0
nvram_burst_cs_n
small_flash_lo_cs_n
small_flash_hi_cs_n
sram_lo_cs_n
sram_hi_cs_n
big_flash_cs_n
Read_n
Write_n
uart_cs_n
nvram_cs_n
test
fpga_cs_n
decode_block
inst7
badr0
badr1
badr2
sysclock
sysreset
lcs_n[3]
cstiming_n
nvram_burst_cs_n
framcs
inst4