MB95630H Series
508
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-2v0-E
CHAPTER 24 I
2
C BUS INTERFACE
24.6 Operations and Setting Procedure Example
Figure 24.6-3 Timing Diagram with No Interrupt Generated with IBCR0n:ALF = 1
"L"
"L"
1
0
0
SCLn pin or SDAn pin at "L" level
SCLn pin
SDAn pin
I
2
C operation enabled (ICCRn:EN = 1)
Master mode set (IBCR1n:MSS = 1)
Arbitration lost detection bit
(IBCR0n:ALF = 1)
Bus busy (IBSRn:BB)
Interrupt (IBCR1n:INT)
Summary of Contents for 8FX
Page 2: ......
Page 4: ......
Page 8: ...iv ...
Page 18: ...xiv ...
Page 22: ...xviii ...
Page 650: ......