MB95630H Series
104
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-2v0-E
CHAPTER 8 HARDWARE/SOFTWARE WATCHDOG TIMER
8.3 Operations and Setting Procedure
Example
Note:
The watchdog timer is also cleared when the timer selected as the count clock (time-
base timer or watch prescaler) is cleared. For this reason, the watchdog timer cannot
function if the software is set to repeatedly clear the timer selected as the count clock
of the watchdog timer at the interval time selected for the watchdog timer.
●
Interval time
The interval time varies depending on the timing of clearing the watchdog timer. Figure 8.3-1
shows the correlation between the timing of clearing the watchdog timer and the interval time
when the time-base timer output F
CH
/2
21
(F
CH
: main clock) is selected as the count clock
(main clock = 4 MHz).
Figure 8.3-1 Clearing Timing and Interval Time of Watchdog Timer
●
Operation in subclock mode
When a watchdog reset is generated in subclock mode, the timer starts operating in main clock
mode after the oscillation stabilization wait time has elapsed. The reset signal is output during
this oscillation stabilization wait time.
Time-base timer
count clock output
Watchdog 1-bit
counter
Watchdog reset
Minimum time
Maximum time
Time-base timer
count clock output
Watchdog 1-bit
counter
Watchdog reset
Watchdog cleared
Watchdog cleared
Overflow
Overflow
524 ms
1.05 s
Summary of Contents for 8FX
Page 2: ......
Page 4: ......
Page 8: ...iv ...
Page 18: ...xiv ...
Page 22: ...xviii ...
Page 650: ......