MB95630H Series
MN702-00009-2v0-E
FUJITSU SEMICONDUCTOR LIMITED
101
CHAPTER 8 HARDWARE/SOFTWARE WATCHDOG TIMER
8.2 Configuration
8.2
Configuration
The watchdog timer consists of the following blocks:
• Count clock selector
• Watchdog timer counter
• Reset control circuit
• Watchdog timer clear selector
• Counter clear control circuit
• Watchdog timer control register (WDTC)
■
Block Diagram of Watchdog Timer
Figure 8.2-1 Block Diagram of Watchdog Timer
CS0 CSP
WTE3 WTE2
WTE0
WTE1
Count clock
selector
Watchdog timer
clear selector
Counter clear
control circuit
Reset
control
circuit
Reset
signal
Clear signal from
time-base timer
Clear signal from
watch prescaler
Sleep mode starts
Stop mode starts
Time-base timer/watch mode starts
F
CH
F
CL
2
14
/F
CL
(or 2
13
/F
CRL
),
2
13
/F
CL
(or 2
12
/F
CRL
)
(Watch prescaler output)
2
21
/F
CH
(or 2
20
/F
CRH
or 2
20
/F
MCRPLL
),
2
20
/F
CH
(or 2
19
/F
CRH
or 2
19
/F
MCRPLL
)
(Time-base timer output)
Watchdog
timer counter
Overflow
Watchdog timer
Activate
Clear
Watchdog timer control register (WDTC)
CS1
HWWDT
2
16
/F
CRL
(Sub-CR timer)
F
CRL
: Main clock
F
CRH
: Main CR clock
F
MCRPLL
: Main CR PLL clock
: Subclock
: Sub-CR clock
Stopping or running in stop mode
Summary of Contents for 8FX
Page 2: ......
Page 4: ......
Page 8: ...iv ...
Page 18: ...xiv ...
Page 22: ...xviii ...
Page 650: ......