MB95630H Series
MN702-00009-2v0-E
FUJITSU SEMICONDUCTOR LIMITED
349
CHAPTER 19 16-BIT PPG TIMER
19.7 Registers
[bit4] RTRG: Software retrigger enable bit
This bit enables or disables using the software retrigger function while the 16-bit PPG timer is in operation.
[bit3:1] CKS[2:0]: Operating clock select bits
These bits select the operating clock for the 16-bit PPG timer.
The operating clock is generated from the prescaler. For details, see "3.9 Operation of Prescaler".
Note: In subclock mode or sub-CR clock mode, since the time-base timer stops operating, setting CKS[2:0]
to "0b110" or "0b111" is prohibited.
[bit0] PGMS: PPG output mask enable bit
This bit is used to mask the PPGn output to a specific level regardless of the mode setting (PCNTHn:MDSE),
period setting (PCSRHn, PCSRLn), and duty setting (PDUTHn, PDUTLn).
Writing "0" to this bit disables the PPGn output mask function.
Writing "1" to this bit enables the PPGn output mask function. When the PPGn output polarity setting is set
to "normal" (PCNTLn:OSEL = 0), the output is always masked to "L".
When the polarity setting is se to "inverted" (PCNTLn:OSEL = 1), the PPGn output is always masked to "H".
bit4
Details
Writing "0"
Disables using the software retrigger function while the 16-bit PPG timer is in operation.
Writing "1"
Enables using the software retrigger function while the 16-bit PPG timer is in operation.
bit3:1
Details
(MCLK: machine clock, F
CH
: main clock,
F
CRH
: main CR clock, F
MCRPLL
: main CR PLL clock)
Writing "000"
1 MCLK
Writing "001"
MCLK/2
Writing "010"
MCLK/4
Writing "011"
MCLK/8
Writing "100"
MCLK/16
Writing "101"
MCLK/32
Writing "110"
F
CH
/2
7
or F
CRH
/2
6
or F
MCRPLL
/2
6
Writing "111"
F
CH
/2
8
or F
CRH
/2
7
or F
MCRPLL
/2
7
bit0
Details
Writing "0"
Disables the PPGn output mask function.
Writing "1"
Enables the PPGn output mask function.
Summary of Contents for 8FX
Page 2: ......
Page 4: ......
Page 8: ...iv ...
Page 18: ...xiv ...
Page 22: ...xviii ...
Page 650: ......