Synchronous Serial Interface (SSI)
MCF52277 Reference Manual, Rev. 1
25-48
Freescale Semiconductor
The SSI_RCR[RXEXT] bit controls receive data extension. Transmit data used with lsb alignment has no
concept of sign/zero-extension. Unused bits above the most significant bit are simply ignored.
When configured in I
2
S or AC97 mode, the SSI forces the lsb alignment. However, the
SSI_RCR[RXEXT] bit chooses zero-extension or sign-extension.
Refer to
Section 25.3.10, “SSI Transmit Configuration Register (SSI_TCR),”
Receive Configuration Register (SSI_RCR),”
for more detail on the relevant bits in the SSI_TCR and
SSI_RCR registers.
25.4.5
Receive Interrupt Enable Bit Description
If the receive FIFO is not enabled, an interrupt occurs when the corresponding SSI receive data ready
(SSI_ISR[RDR0/1]) bit is set. If the receive FIFO is enabled and the RIE and RE bit are set, the processor
is interrupted when either of the SSI receives FIFO full (SSI_ISR[RFF0/1]) bits is set. When the receive
FIFO is enabled, a maximum of eight values are available to be read (eight values per channel in
two-channel mode). If not enabled, one value can be read from the SSI_RX register (one each in
two-channel mode).
If the RIE bit is cleared, these interrupts are disabled. However, the RFF0/1 and RDR0/1 bits indicate the
receive data register full condition. Reading the SSI_RX registers clears the RDR bits, thus clearing the
pending interrupt. Two receive data interrupts (two per channel in two-channel mode) are available:
receive data with exception status and receive data without exception.
shows the conditions
these interrupts are generated.
25.4.6
Transmit Interrupt Enable Bit Description
The SSI transmit interrupt enable (TIE) bit controls interrupts for the SSI transmitter. If the transmit FIFO
is enabled and the TIE and TE bits are set, the processor is interrupted when either of the SSI transmit FIFO
empty (SSI_ISR[TFE0/1]) flags is set. If the corresponding transmit FIFO is not enabled, an interrupt is
generated when the corresponding SSI_ISR[TDE0/1] flag is set and transmit enable (TE) bit is set.
When transmit FIFO 0 is enabled, a maximum of eight values can be written to the SSI (eight per channel
in two-channel mode using Tx FIFO 1). If not enabled, then one value can be written to the SSI_TX0
register (one per channel in two-channel mode using SSI_TX1). When the TIE bit is cleared, all transmit
interrupts are disabled. However, the TDE0/1 bits always indicate the corresponding SSI_TX register
Table 25-25. SSI Receive Data Interrupts
Interrupt
RIE
ROE
n
RFF
n
/RDR
n
Receive Data 0 Interrupts (
n
= 0)
Receive Data 0 (with exception status)
1
1
1
Receive Data 0 (without exception)
1
0
1
Receive Data 1 Interrupts (
n
= 1)
Receive Data 1 (with exception status)
1
1
1
Receive Data 1 (without exception)
1
0
1
Summary of Contents for MCF52277
Page 22: ...MCF52277 Reference Manual Rev 1 Freescale Semiconductor xxii...
Page 32: ...MCF52277 Reference Manual Rev 0 xxxii Freescale Semiconductor...
Page 60: ...Signal Descriptions MCF52277 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 128: ...Static RAM SRAM MCF52277 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 140: ...Clock Module MCF52277 Reference Manual Rev 1 7 12 Freescale Semiconductor...
Page 172: ...Chip Configuration Module CCM MCF52277 Reference Manual Rev 1 9 16 Freescale Semiconductor...
Page 180: ...Serial Boot Facility SBF MCF52277 Reference Manual Rev 1 10 8 Freescale Semiconductor...
Page 188: ...Reset Controller Module MCF52277 Reference Manual Rev 1 11 8 Freescale Semiconductor...
Page 210: ...Crossbar Switch XBS MCF52277 Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 542: ...FlexCAN MCF52277 Reference Manual Rev 1 23 32 Freescale Semiconductor...
Page 724: ...UART Modules MCF52277 Reference Manual Rev 1 30 34 Freescale Semiconductor...
Page 740: ...I2 C Interface MCF52277 Reference Manual Rev 1 31 16 Freescale Semiconductor...
Page 790: ...Debug Module MCF52277 Reference Manual Rev 1 32 50 Freescale Semiconductor...