Synchronous Serial Interface (SSI)
MCF52277 Reference Manual, Rev. 1
25-46
Freescale Semiconductor
shows the example of programming clock controller divider ratio to generate the SSI_MCLK
and SSI_BCLK frequencies close to the ideal sampling rates. In these examples, setting the SSI to I
2
S
master mode (SSI_CR[I2S] = 01) or individually programming the SSI into network, transmit internal
clock mode selects the master mode. (The table specifically illustrates the I
2
S mode frequencies/sample
rates.)
I
2
S master mode requires a 32-bit word length, regardless of the actual data type. Consequently, the fixed
I
2
S frame rate of 64 bits per frame (word length (WL) can be any value) and DC = 1 are assumed.
25.4.3
External Frame and Clock Operation
When applying external frame sync and clock signals to the SSI module, at least four bit clock cycles
should exist between the enabling of the transmit or receive section and the rising edge of the
corresponding frame sync signal. The transition of SSI_FS should be synchronized with the rising edge of
external clock signal, SSI_BCLK.
25.4.4
Supported Data Alignment Formats
The SSI supports three data formats to provide flexibility with managing data. These formats dictate how
data is written to and read from the data registers. Therefore, data can appear in different places in
SSI_TX0/1 and SSI_RX0/1 based on the data format and the number of bits per word. Independent data
formats are supported for the transmitter and receiver (i.e. the transmitter and receiver can use different
data formats).
12.288
0
0
5
3
3
1024
32
12.288
0
0
3
3
3
1536
48
12.288
0
0
23
7
3
256
4
12.288
0
0
11
7
3
512
8
12.288
0
0
5
7
3
1024
16
12.288
0
0
3
7
3
1536
24
Table 25-23. SSI Sys Clock, Bit Clock, Frame Clock in Master Mode
Sampling
/Frame
rate (kHz)
Over-
sampling
rate
SSI_CLKIN
freq (MHz)
(SSI_MCLK)
SSI_CCR
Bit Clk (kHz)
SSI_BCLK
DIV2 PSR PM
44.10
384
16.934
0
0
2
2822.33
22.05
384
16.934
0
0
5
1411.17
11.025
384
16.934
0
0
11
705.58
48.00
256
12.288
0
0
1
3072
Table 25-22. SSI Bit Clock and Frame Rate as a Function of PSR, PM, and DIV2 (continued)
SSI_CLKIN
freq (MHz)
(SSI_MCLK)
SSI_CCR
Bit Clk (kHz)
SSI_BCLK
Frame rate
(kHz)
DIV2 PSR
PM
WL
DC
Summary of Contents for MCF52277
Page 22: ...MCF52277 Reference Manual Rev 1 Freescale Semiconductor xxii...
Page 32: ...MCF52277 Reference Manual Rev 0 xxxii Freescale Semiconductor...
Page 60: ...Signal Descriptions MCF52277 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 128: ...Static RAM SRAM MCF52277 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 140: ...Clock Module MCF52277 Reference Manual Rev 1 7 12 Freescale Semiconductor...
Page 172: ...Chip Configuration Module CCM MCF52277 Reference Manual Rev 1 9 16 Freescale Semiconductor...
Page 180: ...Serial Boot Facility SBF MCF52277 Reference Manual Rev 1 10 8 Freescale Semiconductor...
Page 188: ...Reset Controller Module MCF52277 Reference Manual Rev 1 11 8 Freescale Semiconductor...
Page 210: ...Crossbar Switch XBS MCF52277 Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 542: ...FlexCAN MCF52277 Reference Manual Rev 1 23 32 Freescale Semiconductor...
Page 724: ...UART Modules MCF52277 Reference Manual Rev 1 30 34 Freescale Semiconductor...
Page 740: ...I2 C Interface MCF52277 Reference Manual Rev 1 31 16 Freescale Semiconductor...
Page 790: ...Debug Module MCF52277 Reference Manual Rev 1 32 50 Freescale Semiconductor...