![Freescale Semiconductor MCF52277 Reference Manual Download Page 746](http://html1.mh-extra.com/html/freescale-semiconductor/mcf52277/mcf52277_reference-manual_2330539746.webp)
Debug Module
MCF52277 Reference Manual, Rev. 1
32-6
Freescale Semiconductor
written by the external development system using the debug serial interface
or written by the operating
system running on the processor core. Software guarantees that accesses to these resources are serialized
and logically consistent. Hardware provides a locking mechanism in CSR to allow external development
system to disable any attempted writes by the processor to the breakpoint registers (setting CSR[IPW]).
BDM commands must not be issued if the ColdFire processor is using the WDEBUG instruction to access
debug module registers, or the resulting behavior is undefined. The DSCLK must be quiescent during
operation of the WDEBUG command.
, are treated as 32-bit quantities, regardless of the number of
implemented bits. These registers are also accessed through the BDM port by the commands,
WDMREG
and
RDMREG
, described in
Section 32.5.3.3, “Command Set Descriptions”.
These commands contain a
5-bit field, DRc, that specifies the register, as shown in
NOTE
Debug control registers can be written by the external development system
or the CPU through the WDEBUG instruction. These control registers are
write-only from the programming model and they can be written through the
BDM port using the
WDMREG
command. In addition, the
configuration/status register (CSR) can be read through the BDM port using
the
RDMREG
command.
Table 32-4. Debug Module Memory Map
DRc[4–0]
Register Name
Width
(bits)
Access
Reset Value
Section/
Page
0x00
Configuration/status register (CSR)
32
R/W
See Note
0x0090_0000
0x05
BDM address attribute register (BAAR)
32
1
1
Each debug register is accessed as a 32-bit register; reserved fields are not used (don’t care).
W
0x05
0x06
Address attribute trigger register (AATR)
32
W
0x0005
0x07
Trigger definition register (TDR)
32
W
0x0000_0000
0x08
PC breakpoint register 0 (PBR0)
32
W
Undefined
0x09
PC breakpoint mask register (PBMR)
32
W
Undefined
0x0C
Address breakpoint high register (ABHR)
32
W
Undefined
0x0D
Address breakpoint low register (ABLR)
32
W
Undefined
0x0E
Data breakpoint register (DBR)
32
W
Undefined
0x0F
Data breakpoint mask register (DBMR)
32
W
Undefined
0x18
PC breakpoint register 1 (PBR1)
32
W
See Section
0x1A
PC breakpoint register 2 (PBR2)
32
W
See Section
0x1B
PC breakpoint register 3 (PBR3)
32
W
See Section
Summary of Contents for MCF52277
Page 22: ...MCF52277 Reference Manual Rev 1 Freescale Semiconductor xxii...
Page 32: ...MCF52277 Reference Manual Rev 0 xxxii Freescale Semiconductor...
Page 60: ...Signal Descriptions MCF52277 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 128: ...Static RAM SRAM MCF52277 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 140: ...Clock Module MCF52277 Reference Manual Rev 1 7 12 Freescale Semiconductor...
Page 172: ...Chip Configuration Module CCM MCF52277 Reference Manual Rev 1 9 16 Freescale Semiconductor...
Page 180: ...Serial Boot Facility SBF MCF52277 Reference Manual Rev 1 10 8 Freescale Semiconductor...
Page 188: ...Reset Controller Module MCF52277 Reference Manual Rev 1 11 8 Freescale Semiconductor...
Page 210: ...Crossbar Switch XBS MCF52277 Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 542: ...FlexCAN MCF52277 Reference Manual Rev 1 23 32 Freescale Semiconductor...
Page 724: ...UART Modules MCF52277 Reference Manual Rev 1 30 34 Freescale Semiconductor...
Page 740: ...I2 C Interface MCF52277 Reference Manual Rev 1 31 16 Freescale Semiconductor...
Page 790: ...Debug Module MCF52277 Reference Manual Rev 1 32 50 Freescale Semiconductor...