Universal Serial Bus Interface – On-The-Go Module
MCF52277 Reference Manual, Rev. 1
Freescale Semiconductor
20-29
Upon discovery of a transmit (OUT/SETUP) packet in the data structures, the host controller checks to
ensure
T
p
remains before the end of the (micro)frame. If so, it pre-fills the TX FIFO. If at anytime during
the pre-fill operation the time remaining the (micro)frame is less than
T
s
, packet attempt ceases and tries
at a later time. Although this is not an error condition and the module eventually recovers, a mark is made
in the scheduler health counter to mark the occurrence of a back-off event. When a back-off event is
detected, the partial packet fetched may need to be discarded from the latency buffer to make room for
periodic traffic beginning after the next SOF. Too many back-off events can waste bandwidth and power
on the system bus and should be minimized (not necessarily eliminated). The TSCHHEALTH (
T
ff
)
parameter described below can minimize back-offs.
Address: 0xFC0B_0164 (TXFILLTUNING)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
TXFIFOTHRES
0
0
0
TXSCHHEALTH
TXSCHOH
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 20-26. Transmit FIFO Tuning Controls (TXFILLTUNING)
Table 20-30. TXFILLTUNING Field Descriptions
Field
Description
31–22
Reserved, must be cleared.
21–16
TXFIFOTHRES
FIFO burst threshold. Controls the number of data bursts that are posted to the TX latency FIFO in host mode
before the packet begins on the bus. The minimum value is 2 and this value should be as low as possible to
maximize USB performance. Systems with unpredictable latency and/or insufficient bandwidth can use a
higher value where the FIFO may underrun because the data transferred from the latency FIFO to USB
occurs before it can replenish from system memory.
This value is ignored if the USBMODE[SDIS] bit is set. When the USBMODE[SDIS] bit is set, the host
controller behaves as if TXFIFOTHRES is set to its maximum value.
15–13
Reserved, must be cleared.
Summary of Contents for MCF52277
Page 22: ...MCF52277 Reference Manual Rev 1 Freescale Semiconductor xxii...
Page 32: ...MCF52277 Reference Manual Rev 0 xxxii Freescale Semiconductor...
Page 60: ...Signal Descriptions MCF52277 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 128: ...Static RAM SRAM MCF52277 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 140: ...Clock Module MCF52277 Reference Manual Rev 1 7 12 Freescale Semiconductor...
Page 172: ...Chip Configuration Module CCM MCF52277 Reference Manual Rev 1 9 16 Freescale Semiconductor...
Page 180: ...Serial Boot Facility SBF MCF52277 Reference Manual Rev 1 10 8 Freescale Semiconductor...
Page 188: ...Reset Controller Module MCF52277 Reference Manual Rev 1 11 8 Freescale Semiconductor...
Page 210: ...Crossbar Switch XBS MCF52277 Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 542: ...FlexCAN MCF52277 Reference Manual Rev 1 23 32 Freescale Semiconductor...
Page 724: ...UART Modules MCF52277 Reference Manual Rev 1 30 34 Freescale Semiconductor...
Page 740: ...I2 C Interface MCF52277 Reference Manual Rev 1 31 16 Freescale Semiconductor...
Page 790: ...Debug Module MCF52277 Reference Manual Rev 1 32 50 Freescale Semiconductor...