Universal Serial Bus Interface – On-The-Go Module
MCF52277 Reference Manual, Rev. 1
20-78
Freescale Semiconductor
20.5.5.6
Miscellaneous Variations from EHCI
20.5.5.6.1
Programmable Physical Interface Behavior
The modules support multiple physical interfaces that can operate in different modes when the module is
configured with the software programmable physical interface modes. The control bits for selecting the
PHY operating mode are added to the PORTSC
n
register providing a capability not defined by the EHCI
specification.
20.5.5.6.2
Discovery
Port Reset
The port connect methods specified by EHCI require setting the port reset bit in the PORTSC
n
register for
a duration of 10 ms. Due to the complexity required to support the attachment of devices not high speed,
a counter is present in the design that can count the 10 ms reset pulse to alleviate the requirement of the
software to measure this duration. Therefore, the basic connection is summarized as:
•
Port change interrupt—Port connect change occurs to notify the host controller driver that a device
has attached.
•
Software shall set the PORTSC
n
[PR] bit to reset the device.
•
Software shall clear the PORTSC
n
[PR] bit after 10 ms.
— This step, necessary in a standard EHCI design, may be omitted with this implementation.
Should the EHCI host controller driver attempt to write a 0 to the reset bit while a reset is in
progress, the write is ignored and the reset continues until completion.
•
Port change interrupt—Port enable change occurs to notify the host controller that the device is
now operational and at this point the port speed is determined.
Port Speed Detection
After the port change interrupt indicates that a port is enabled, the EHCI stack should determine the port
speed. Unlike the EHCI implementation, which re-assigns the port owner for any device that does not
connect at high speed, this host controller supports direct attach of non-HS devices. Therefore, the
following differences are important regarding port speed detection:
•
Port owner hand-off is not implemented. Therefore, PORTSC
n
[PO] bit is read-only and always
reads 0.
•
A 2-bit port speed indicator field has been added to PORTSC
n
to provide the current operating
speed of the port to the host controller driver.
•
A 1-bit high-speed indicator bit has been added to PORTSC
n
to signify that the port is in HS vs.
FS/LS.
— This information is redundant with the 2-bit port speed indicator field above.
Summary of Contents for MCF52277
Page 22: ...MCF52277 Reference Manual Rev 1 Freescale Semiconductor xxii...
Page 32: ...MCF52277 Reference Manual Rev 0 xxxii Freescale Semiconductor...
Page 60: ...Signal Descriptions MCF52277 Reference Manual Rev 1 2 16 Freescale Semiconductor...
Page 128: ...Static RAM SRAM MCF52277 Reference Manual Rev 1 6 6 Freescale Semiconductor...
Page 140: ...Clock Module MCF52277 Reference Manual Rev 1 7 12 Freescale Semiconductor...
Page 172: ...Chip Configuration Module CCM MCF52277 Reference Manual Rev 1 9 16 Freescale Semiconductor...
Page 180: ...Serial Boot Facility SBF MCF52277 Reference Manual Rev 1 10 8 Freescale Semiconductor...
Page 188: ...Reset Controller Module MCF52277 Reference Manual Rev 1 11 8 Freescale Semiconductor...
Page 210: ...Crossbar Switch XBS MCF52277 Reference Manual Rev 1 13 8 Freescale Semiconductor...
Page 542: ...FlexCAN MCF52277 Reference Manual Rev 1 23 32 Freescale Semiconductor...
Page 724: ...UART Modules MCF52277 Reference Manual Rev 1 30 34 Freescale Semiconductor...
Page 740: ...I2 C Interface MCF52277 Reference Manual Rev 1 31 16 Freescale Semiconductor...
Page 790: ...Debug Module MCF52277 Reference Manual Rev 1 32 50 Freescale Semiconductor...