Application Processor memory map
CTI ETF1
Reserved
PCIE PHY PIPE ELA
EXP CTI0/CTI1
CTI ETF0
SYS ETF
STM ETF
Boot
0x00_0000_0000
CLUS0 CLUS CTI
Reserved
EXP CTI2
CCIX/PCIE PIPE ELA
DDR PHY1 ELA
DDR PHY0 ELA
CCIX PHY PIPE ELA
Expansion AXI
(IOFPGA TLX master interface)
Reserved
Subsystem peripherals
CMN-600 GPV
Expansion AXI1
DRAM0
Reserved
CoreSight subsystem
Expansion AXI2
DRAM1
DRAM2
0x00_0800_0000
0x00_2000_0000
0x00_2A00_0000
0x00_5000_0000
0x00_6000_0000
0x00_8000_0000
0x01_0000_0000
0x04_0000_0000
0x05_0000_0000
0x80_8000_0000
0x100_0000_0000
0x3FF_FFFF_FFFF
0x04_0001_0000
CLUS0 CTI
0x04_0002_0000
0x04_0002_1000
0x04_0042_0000
0x04_0043_0000
0x04_0100_1000
0x04_0100_2000
0x04_0100_3000
0x04_0100_4000
0x04_0100_5000
0x04_0100_6000
0x04_0100_7000
0x04_0100_8000
0x04_0202_0000
0x04_020E_0000
Reserved
0x04_0000_0000
Reserved
Reserved
0x04_0001_1000
0x04_0041_0000
EXP ROM
0x04_0100_0000
0x04_020C_0000
CLUS0 ELA
CLUS0 CLUS ELA
0x04_020D_0000
Reserved
0x04_020F_0000
CoreSight system memory map
Reserved
0x04_0203_0000
Figure 4-7 CoreSight system memory map
The following table shows the peripherals region of the N1 SDP CoreSight debug and trace memory
map. Undefined locations of the memory map are reserved. Software must not attempt to access these
locations.
Table 4-7 CoreSight debug and trace memory map
Address range
Size Description
From
To
0x04_0000_0000 0x04_0000_FFFF
64KB Reserved
0x04_0001_0000 0x04_0001_0FFF
4KB
STM ETF
0x04_0002_0000 0x04_0002_0FFF
4KB
SYS ETF
0x04_0041_0000 0x04_0041_FFFF
64KB CTI ETF0
0x04_0042_0000 0x04_0042_FFFF
64KB CTI ETF1
0x04_0100_0000 0x04_0100_0FFF
4KB
EXP ROM
4 Programmers model
4.2 N1 SDP memory maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-91
Non-Confidential - Beta