Table 4-103 SCDBG_CTRL Register bit assignments (continued)
Bits
Name
Type
Function
[9]
SOC_ELAOUTUT0
RO
Or-ed SoC ELA EALOUTPUT[0].
Reset value
0b0
.
[8]
MODE_STATUS
RO
Sticky signal which indicates that the N1 SoC
has entered Scan-based debug mode:
0b0
: Not Scan-based debug mode.
0b1
: Scan-based debug mode.
Reset value
0b0
.
[7]
MANUAL_TRIG
RW
Triggers scan-based dump if
TRIG_MANUAL is enabled:
0b0
: No effect.
0b1
: Trigger scan-based dump.
Reset value
0b0
.
[6]
TRIG_MANUAL
RW
Include manual trigger:
0b0
: No effect.
0b1
: Include manual trigger.
Reset value
0b0
.
[5]
TRIG_ELA_SOC
RO
Or-ed Logic Analyzer, ELA, STOPCLOCK
trigger from all N1 SoC ELAs.
Reset value
0b0
.
[4]
TRIG_ELA_AP
RO
Or-ed Logic Analyzer, ELA, STOPCLOCK
trigger from both N1clusters.
Reset value
0b0
.
[3]
TRIG_CTHALT_C1
RW
Include N1 cluster 1 cross trigger halt event,
OR function of all PE cross trigger halt
events.
Reset value
0b0
.
[2]
TRIG_CTHALT_C0
RW
Include N1 cluster 0 cross trigger halt event,
OR function of all PE cross trigger halt
events.
Reset value
0b0
.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-177
Non-Confidential - Beta