Table 4-11 SCP interrupts (continued)
ID
Source
Description
58-56
-
Reserved
59
CPU Core Fault Indicator
Consolidated nFaultIRQ for both clusters
63-60
-
Reserved
64
CPU ECC error interrupts
Consolidated nERRIRQ for both clusters
68-64
-
Reserved
69
Cluster PLLs
Consolidated lock interrupt for cluster PLLs
70
Cluster PLLs
Consolidated unlock interrupt for cluster PLLs
81-71
-
Reserved
82
AP2SCP MHU Non-secure interrupt
Consolidated MHU High Priority Non-Secure interrupt
83
AP2SCP MHU Secure interrupt
Consolidated MHU Secure interrupt for both clusters
84
MCP2SCP MHU Non-secure Interrupt
MCP2SCP MHU High Priority Interrupt
85
MCP2SCP MHU Secure Interrupt
MCP2SCP MHU High Priority Interrupt
89-86
-
Reserved
90
Pn_REFCLK_GENTIM_1_2
Consolidated Pn REFCLK Timer Interrupt for both clusters
93-91
-
Reserved
94
CONS_MMU_TCU_RASIRPT
Consolidated MMU RAS for the interrupt coming from multiple TCUs
95
CONS_MMU_TBU_RASIRPT[NUM_TBUS-1:0] Consolidated TBU for the interrupts coming from various TBUs
96
INTREQPPU
PPU interrupt from CMN-600
97
INTREQERRNS
Non Secure error handling interrupt from CMN-600
98
INTREQERRS
Secure error handling interrupt from CMN-600
99
INTREQFAULTS
Secure Fault handling interrupt from CMN-600
100
INTREQFAULTNS
Non Secure Fault handling interrupt from CMN-600
101
INTREQPMU
PMU count overflow interrupt
119-102 -
Reserved
127-120 DBGCH[0-7]_PPU_INT
-
129
-
Reserved
130
Power Integration Kit
Debug PIK Interrupt
131
LOGIC_PPU_INT
LOGIC_PPU_INT
134-132 -
Reserved
135
SRAM_PPU_INT
SRAM PPU Interrupt
138-136 -
Reserved
139
MCP WS1
MCP Watchdog reset
140
SYSPLL_LOCK
Sys PLL Lock
141
SYSPLL_UNLOCK
Sys PLL Unlock
142
INTPLL_LOCK
Interconnect PLL Lock
4 Programmers model
4.3 N1 SoC interrupt maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-100
Non-Confidential - Beta