Table 4-163 UART control registers summary (continued)
Offset
Name
Type Reset value
Width Function
0x102C
UART1LCR_H
RW
0x0000_0000
32
Line Control Register.
0x1030
UART1CR
RW
0x0000_0300
32
Control Register.
0x1034
UART1IFLS
RW
0x0000_0012
32
Interrupt FIFO Level Select Register.
0x1038
UART1IMSC
RW
0x0000_0000
32
Interrupt Mask Set/Clear Register.
0x103C
UART1RIS
RO
0x0000_0000
32
Raw Interrupt Status Register.
0x1040
UART1MIS
RO
0x0000_0000
32
Masked Interrupt Status Register.
0x1044
UART1ICR
WO
-
32
Interrupt Clear Register.
0x1048
UART1DMACR
RW
0x0000_0000
32
DMA Control Register.
0x1FE0
UART1PeriphID0
RO
0x0000_0011
32
UART1 peripheral ID Register 0.
0x1FE4
UART1PeriphID1
RO
0x0000_0010
32
UART1 peripheral ID Register 1.
0x1FE8
UART1PeriphID2
RO
0x0000_0004
32
UART1 peripheral ID Register 2.
0x1FEC
UART1PeriphID3
RO
0x0000_0000
32
UART1 peripheral ID Register 3.
0x1FF0
UART1PCellID0
RO
0x0000_000D
32
UART1 component ID Register 0.
0x1FF4
UART1PCellID1
RO
0x0000_00F0
32
UART1 component ID Register 1.
0x1FF8
UART1PCellID2
RO
0x0000_0005
32
UART1 component ID Register 2.
0x1FFC
UART1PCellID3
RO
0x0000_00B1
32
UART1 component ID Register 3.
See the
Arm
®
PrimeCell UART(PL011) Technical Reference Manual
for more information.
4 Programmers model
4.8 UART memory addresses and control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-227
Non-Confidential - Beta