Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the SCP_BOOT_ADR Register bit assignments.
Table 4-78 SCP_BOOT_ADR Register bit assignments
Bits
Name
Type
Function
[31:0]
ADDRESS
RO from APB interface.
RW from serial interface.
Bootup address of SCP.
Reset value
0x00000000
.
4.5.48
MCP_BOOT_ADR Register
The MCP_BOOT_ADR Register characteristics are:
Purpose
Stores the MCP bootup address.
Usage constraints
This register is read-only from the APB interface and read/write from the serial interface.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the MCP_BOOT_ADR Register bit assignments.
Table 4-79 MCP_BOOT_ADR Register bit assignments
Bits
Name
Type
Function
[31:0]
ADDRESS
RO from APB interface.
RW from serial interface.
Bootup address of MCP.
Reset value
0x00000000
.
4.5.49
PLATFORM_CTRL Register
The PLATFORM_CTRL Register characteristics are:
Purpose
N1 SoC platform control.
Usage constraints
There are no usage constraints.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the PLATFORM_CTRL Register bit assignments.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-164
Non-Confidential - Beta