Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the IOFPGA_TSIF_PAD_CTRL Register bit assignments.
Table 4-114 IOFPGA_TSIF_PAD_CTRL Register bit assignments
Bits
Name
Type
Function
[31:21] -
-
Reserved.
[20]
IO_SR_IOFPGA_AXI_TSIF_CLK
RW
Slew rate control of IOFPGA AXI TSIF
output pad IOFPGA_TSIF_CLK_O:
0b0
: Fast.
0b1
: Slow.
Reset value
0b1
.
[19:18] -
-
Reserved.
[17:16] IO_DS_IOFPGA_AXI_TSIF_CLK
RW
Drive strength control of IOFPGA AXI TSIF
output pad IOFPGA_TSIF_CLK_O:
0b00
: 2mA.
0b01
: 8mA.
0b10
: 4mA.
0b11
: 12mA.
Reset value
0b01
.
[15:13] -
-
Reserved.
[12]
IO_SR_IOFPGA_AXI_TSIF_CTL
RW
Slew rate control of IOFPGA AXI TSIF
output pads IOFPGA_TSIF_VALID_O and
IOFPGA_TSIF_CTL_O[1:0]:
0b0
: Fast.
0b1
: Slow.
Reset value
0b1
.
[11:10] -
-
Reserved.
[9:8]
IO_DS_IOFPGA_AXI_TSIF_CTL
RW
Drive strength control of IOFPGA AXI TSIF
output pads IOFPGA_TSIF_VALID_O and
IOFPGA_TSIF_CTL_O[1:0]:
0b00
: 2mA.
0b01
: 8mA.
0b10
: 4mA.
0b11
: 12mA.
Reset value
0b01
.
[7:5]
-
-
Reserved.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-190
Non-Confidential - Beta