Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the SYS_CLK_EN Register bit assignments.
Table 4-62 SYS_CLK_EN Register bit assignments
Bits
Name
Type
Function
[31:14] -
-
Reserved.
[13]
CCIXAPBCLKEN
RW
Enable clock
CCIXAPBCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
12
CCIXAXICLKEN
RW
Enable clock
CCIXAXICLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
11
PCIEAPBCLKEN
RW
Enable clock
PCIEAPBCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
10
PCIEAXICLKEN
RW
Enable clock
PCIEAXICLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
9
MCPQSPICLKEN
RW
Enable clock
MCPQSPICLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
8
MCPI2CCLKEN
RW
Enable clock
MCPI2CCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
7
MCPNICCLKEN
RW
Enable clock
MCPNICCLK
:
0b0
: Clock disabled.
0b1
: Clock enabled.
Reset value
0b1
.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-147
Non-Confidential - Beta