Fusion 878A
6.0 Control Register Definitions–Function 1
PCI Video Decoder
6.3 Local Registers (Memory Mapped)
100600B
Conexant
6-11
0x104—Interrupt Mask Register
(INT_MASK)
0x10C—Audio Control Register (GPIO_DMA_CTL)
[3]
RR
0
OFLOW
Set when an overflow is detected in audio A/D nominal range.
[2]
RO
0
Reserved
[1]
RO
0
Reserved
[0]
RO
0
Reserved
Bits
Type
Default
Name
Description
Bits
Type
Default
Name
Description
[23:0]
RW
0x000000
INT_MASK
A value of 1 enables the interrupt bit. The bits correspond to the same bits in
the Interrupt Status register. Unmasking a bit may generate an interrupt
immediately due to a previously pending condition. The PCI INTA is level
sensitive. It remains asserted until the device driver clears or masks the
pending request.
Bits
Type
Default
Name
Description
[31:28]
RW
0000
A_GAIN
Audio input gain control offering 16 discrete linear steps from 0.5 to 3.0.
See
[27]
RW
0
A_G2X
Audio gain boost.
0 = Normal gain setting as specified in A_GAIN (0.5 V
rms
standard
input).
1 = Adds +6 dB input signal boost from pre-amp.
[26]
RW
0
A_PWRDN
Analog audio power-down.
0 = No power-down
1 = Power-down the analog audio section
[25:24]
RW
00
A_SEL
Audio select.
00 = STV (tv tuner audio input)
01 = SFM (FM audio input)
10 = SML (MIC/line audio input)
11 = SMXC
[23]
RW
0
DA_SCE
Specifies which edge of ASCLK to sample for ADATA bits.
0 = Rising edge
1 = Falling edge
[22]
RW
0
DA_LRI
This bit has two uses. The rising edge of ALRCK identifies either the right
or left sample in digital audio mode. (The falling edge identifies the
opposite sample.)
0 = Left sample
1 = Right sample
In data packet mode, indicates the edge of ALRCK to use as the frame
sync.
0 = Rising edge
1 = Falling edge