5.0 Control Register Definitions-Function 0
Fusion 878A
5.3 Local Registers (Memory Mapped)
PCI Video Decoder
5-34
Conexant
100600B
0x10C—GPIO and DMA Control Register (GPIO_DMA_CTL)
Bits
Type
Default
Name
Description
[15]
RW
0
GPINTC
A value of 0 selects the direct non-inverted/inverted input from GPINTR to
go to the interrupt status register. A value of 1 selects the rising edge
detect of the GPINTI programmed input.
[14]
RW
0
GPINTI
A value of 1 inverts the input from the GPINTR pin immediately after the
input buffer.
[13]
Reserved. Must be logical 0.
[12:11]
RW
00
GPIOMODE
00 = Normal GPIO port
01 = SPI output mode
10 = SPI input mode
11 = Reserved
[10]
RW
0
GPCLKMODE
A value of 1 enables CLKx1 to be output on GPCLK. A value of 0 disables
the output and enables GPCLK to supply the internal pixel clock during
SPI-16 input mode; otherwise this pin is assumed to be inactive.
[9:8]
RW
00
Reserved
This bit should only be written with a logical 0.
[7:6]
RW
00
PLTP23
Planar mode trigger point for FIFO2 and FIFO3.
00 = 4 DWORDs
01 = 8 DWORDs
10 = 16 DWORDs
11 = 32 DWORDs
[5:4]
RW
00
PLTP1
Planar mode trigger point for FIFO1.
00 = 4 DWORDs
01 = 8 DWORDs
10 = 16 DWORDs
11 = 32 DWORDs
[3:2]
RW
00
PKTP
Packed mode FIFO Trigger Point. The number of DWORDs in the FIFOs in
total before the DMA controller begins to burst data onto the PCI bus.
00 = 4 DWORDs
01 = 8 DWORDs
10 = 16 DWORDs
11 = 32 DWORDs
[1]
RW
0
RISC_ENABLE
A value of 1 enables the DMA controller to process pixel data flow
instructions beginning at the RISC program start address.
[0]
RW
0
FIFO_ENABLE
A value of 1 enables the data FIFO, whereas 0 flushes or resets it.