Fusion 878A
6.0 Control Register Definitions–Function 1
PCI Video Decoder
6.2 PCI Configuration Registers (Header)
100600B
Conexant
6-3
6.2 PCI Configuration Registers (Header)
The following types specify how the Fusion 878A registers are implemented:
0x00—Vendor and Device ID Register
0x04—Command and Status Register
The Command[15:0] register provides control over ability to generate and respond to PCI cycles. When a 0 is
written to this register, Fusion 878A is logically disconnected from the PCI bus except for configuration cycles.
The unused bits in this register are set to a logical 0. The Status[31:16] register is used to record status
information regarding PCI bus related events.
ROx
Read only with default value =
x
RW
Read/Write. All bits initialized to 0 at RST, unless otherwise stated.
RW*
Same as RW, but data read may not be the same as data written.
RR
Same as RW, but writing a 1 resets the corresponding bit location.
Writing a 0 has no effect.
Bits
Type
Default
Name
Description
[31:16]
RO
0x0878
Device ID
Identifies the particular device or Part ID Code.
[15:0]
RO
0x109E
Vendor ID
Identifies manufacturer of device, assigned by the PCI SIG.
Bits
Type
Default
Name
Description
(1 of 2)
[31]
RR
0
Detected Parity Error
Set when a parity error is detected, in the address or data,
regardless of the Parity Error Response control bit.
[30]
RR
0
Signaled System Error
Set when SERR is asserted.
[29]
RR
0
Received Master Abort
Set when master transaction is terminated with Master Abort.
[28]
RR
0
Received Target Abort
Set when master transaction is terminated with Target Abort.
[27]
RR
0
Signaled Target Abort
Set when target terminates transaction with Target Abort. This
occurs when detecting an address parity error.
[26:25]
RO
01
Address Decode Time
Responds with medium DEVSEL timing.
[24]
RR
0
Data Parity Reported
A value of 1 indicates that the bus master asserted PERR during a
read transaction or observed PERR asserted by target when
writing data to target. The Parity Error Response bit in the
command register must have been enabled.
[23]
RO
1
FB2B Capable
Target capable of fast back-to-back transactions.
[20]
RO
1
New Capabilities
A value of 1 indicates that the value read at PCI configuration
offset 0x34 is a pointer in configuration space to a linked list of
new capabilities.