![Conexant Fusion 878A Manual Download Page 140](http://html.mh-extra.com/html/conexant/fusion-878a/fusion-878a_manual_2652146140.webp)
5.0 Control Register Definitions-Function 0
Fusion 878A
5.3 Local Registers (Memory Mapped)
PCI Video Decoder
5-22
Conexant
100600B
0x5B—Audio Reset Register (ARESET)
Upon reset, ARESET is initialized to 0x00.
0x060—AGC Delay Register (ADELAY)
Upon reset, ADELAY is initialized to 0x68.
0x064—Burst Delay Register (BDELAY)
Upon reset, BDELAY is initialized to 0x5D. BDELAY(0) is the LSB.
Bits
Type
Default
Name
Description
[7]
RW
0
ARESET
This bit must be toggled high and then low to reset the audio circuitry. ARESET must
be toggled at least once anytime the audio path is enabled.
[6:0]
RW
000000
Reserved
Must be set to zero for proper orientation.
Bits
Type
Default
Name
Description
[7:0]
RW
0x70
ADELAY
AGC gate delay for back-porch sampling. Use the following equation to determine
the value for this register:
ADELAY = (6.8 µs × 4 × Fsc) + 15
Example for an NTSC input signal:
ADELAY = (6.8 µs × 14.32 MHz) + 15 = 112 (0x70)
Bits
Type
Default
Name
Description
[7:0]
RW
0x5D
BDELAY
The burst gate delay for sub-carrier sampling. The following equation should be
used to determine the value for this register:
BDELAY = (6.5 µs × 4 × Fsc)
Example for an NTSC input signal:
BDELAY = (6.5 µs × 14.32 MHz) = 93 (0x5D)