Fusion 878A
5.0 Control Register Definitions-Function 0
PCI Video Decoder
5.3 Local Registers (Memory Mapped)
100600B
Conexant
5-33
0x104—Interrupt Mask Register (INT_MASK)
[5]
RR
0
VPRES
Set when the analog video signal input changes from present to absent or vice
versa.
[4]
RR
0
HLOCK
Set if the horizontal lock condition changes on incoming video.
[3]
RR
0
OFLOW
Set when an overflow is detected in the luma or chroma ADCs.
[2]
RR
0
HSYNC
Set when the analog input begins a new video line, or at the GPIO HRESET
leading edge.
[1]
RR
0
VSYNC
Set when FIELD changes on the analog input or GPIO input.
[0]
RR
0
FMTCHG
Set when a video format change is detected; i.e., the analog input changes from
NTSC to PAL or vice versa.
Bits
Type
Default
Name
Description
Bits
Type
Default
Name
Description
[23:0]
RW
0x000000
INT_MASK
A value of 1 enables the interrupt bit. The bits correspond to the same bits in
the Interrupt Status register. Unmasking a bit may generate an interrupt
immediately due to a previously pending condition. The PCI INTA is level
sensitive. It remains asserted until the device driver clears or masks the
pending request.