PCI Configuration Registers
BCM5718 Programmer’s Guide
Broadcom
®
January 29, 2016 • 5718-PG108-R
Page 285
PCI State Register (offset: 0x70)
This register is reset by PCIE Reset.
Name
Bits
Access
Default
Value
Description
Reserved
31:20
RO
0x0000
–
Generate reset plus
19
W1
Read 0
0
For func 1 write 1 generates 10 clock wide reset
pulse reads always 0 for func 0 reserved
APE Program Space Write
Enable
18
RW
0
When this bit is set the APE program space may
be written.
APE Shared Memory Write
Enable
17
RW
0
When this bit is set the APE shared memory
region may be written.
APE Control Register Write
Enable
16
RW
0
When this bit is set the APE control registers may
be written.
Config Retry
15
RO
0x1
On Hard
reset
When asserted, forces all config access to be
retried.
Reserved
14:12
RO
0x0
–
Max PCI Target Retry
11:9
RW
0x1
Indicates the number of PCI clock cycles before
Retry occurs, in multiple of 8. At reset, this field is
set to 001 N/A in PCIE
Flat View
8
RW
0x0
Asserted if the Base Address register presents a
32 MB PCI Address map flat view, otherwise,
indicates a 64 KB PCI Address map in standard
view
VPD Available
7
RO
0x0
This bit reads as 1 if the VPD region of the
NVRAM can be accessed by the host
Comes from GRC 6808
PCI Expansion ROM Retry
6
RW
0x0
Force PCI Retry for accesses to Expansion ROM
region if enabled
PCI Expansion ROM Desired 5
RW
0x0
Enable PCI ROM base address register to be
visible to the PCI host
Reserved
4:0
RO
XXX
–