377
2467S–AVR–07/09
ATmega128
Rev. 2467D-03/02
1.
Added more information about
“ATmega103 Compatibility Mode” on page 5
2.
Updated
Table 2, “EEPROM Programming Time,” on page 23
.
3.
Updated typical Start-up Time in
and
.
4.
Updated
with typical WDT Time-out.
5.
Corrected description of ADSC bit in
“ADC Control and Status Register A – ADCSRA”
.
6.
Improved description on how to do a polarity check of the ADC differential results in
“ADC Conversion Result” on page 241
.
7.
Corrected JTAG version numbers in “JTAG Version Numbers” on page 256.
8.
Improved description of addressing during SPM (usage of RAMPZ) on
the Flash During Self-Programming” on page 278
“Performing Page Erase by SPM”
“Performing a Page Write” on page 280
.
9.
Added not regarding OCDEN Fuse below
.
10. Updated Programming Figures:
and
are updated to also reflect that AVCC
must be connected during Programming mode.
added to illustrate
how to program the fuses.
11. Added a note regarding usage of the PROG_PAGELOAD and PROG_PAGEREAD
instructions on
.
12. Added Calibrated RC Oscillator characterization curves in section
.
13. Updated
section.
More details regarding use of the TWI Power-down operation and using the TWI as master
with low TWBRR values are added into the data sheet. Added the note at the end of the
Rate Generator Unit” on page 204
. Added the description at the end of
14. Added a note regarding usage of Timer/Counter0 combined with the clock. See
“XTAL Divide Control Register – XDIV” on page 37
Rev. 2467C-02/02
1.
Corrected Description of Alternate Functions of Port G
Corrected description of TOSC1 and TOSC2 in
“Alternate Functions of Port G” on page 85
2. Added JTAG Version Numbers for rev. F and rev. G
Updated Table 100 on page 256.
3
Added Some Preliminary Test Limits and Characterization Data
Removed some of the TBD's in the following tables and pages: