E Control/Status Registers
E – 6
Memory-Mapped Registers
Flag Out (read-only)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ISCLK
Internal Serial Clock Generation
RFSR
Receive Frame Sync Required
TFSR
Transmit Frame Sync Required
TFSW
Transmit Frame Sync Width
RFSW
Receive Frame Sync Width
IRFS
Internal Receive Frame Sync Enable
INVTFS
Invert Transmit Frame Sync
INVRFS
Invert Receive Frame Sync
SLEN (Serial Word Length – 1)
DTYPE Data Format
00=right justify, zero-fill unused MSBs
01=right justify, sign-extend into unused MSBs
10=compand using
µ
-law
11=compand using A-law
ITFS
Internal Transmit Frame Sync Enable
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
DM(0x3FF2)
SPORT1 Control Register
SPORT1 SCLKDIV
Serial Clock Divide Modulus
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPORT1 RFSDIV
Receive Frame Sync Divide Modulus
DM(0x3FF0)
DM(0x3FF1)
SCLK frequency
RFS frequency
RFSDIV =
– 1
SCLKDIV =
– 1
CLKOUT frequency
2 * (SCLK frequency)