
ADM5120
Register Description
31:15
Reserved
Not Applicable
Note:
port2 LED[2:0] pin (147,158,160) configuration register
4.4.68 port3_LED, offset 0x10c
Bits
Type Name
Description
Initial value
3:0
RW
P3_LED0
port3 LED[0] state, default = 1001, link/activity
1001
7:4
RW
P3_LED1
port3 LED[1] state, default = 0101, speed
0101
11:8 RW
P3_LED2
port3 LED[2] state, default = 1010, duplex/col
1010
14:12 RO
GPIOL_in[11:9] the input value when programmed in input mode
31:15
Reserved
Not Applicable
Note:
port3 LED[2:0] pin (144,145,146) configuration register
4.4.69 port4_LED, offset 0x110
Note:
port4 LED[2:0] pin (141,142,143) configuration register
4.5 USB Control Status Register Map
Bits
Type Name
Description
Initial value
3:0
RW
p4_LED0
port4 LED[0] state, default = 1001, link/activity
1001
7:4
RW
p4_LED1
port4 LED[1] state, default = 0101, speed
0101
11:8 RW
p4_LED2
port4 LED[2] state, default = 1010, duplex/col
1010
14:12 RO
GPIOL_in[14:12] the input value when programmed in input mode
31:15
Reserved
Not Applicable
Offset
Register
Offset
Register
0x00 General
Control
0x40
Reserved
0x04 Interrupt
Status
0x44
Reserved
0x08 Interrupt
Enable
0x48
Reserved
0x0C Reserved 0x4C
Reserved
Host General Control
0x50
Reserved
0x14 Reserved 0x54
Reserved
0x18
SOF Frame Number
0x58
Reserved
0x1C
SOF Frame Timer
0x5C
Reserved
0x20 Reserved 0x60
Reserved
0x24 Reserved 0x64
Reserved
0x28 Reserved 0x68
Reserved
0x2C Reserved 0x6C
Reserved
0x30
Reserved
LS threshold
0x34 Reserved 0x74
RH
DSCR
0x38 Reserved 0x78
PORT0
STS
0x3C Reserved 0x7C
PORT1
STS
0x80
Host descriptor head address
0x10
0x70
ADMtek Inc.
4-26