
ADM5120 Interface Description
2.2.14 Power and Ground
Section 2.2.15 Regulator Interface Section
Note
: All default settings are 0.
2.2.1 Network Media Connection
Pin Name
BGA Ball
PQFP Pin#
Type Descriptions
RXP[4:0]
B10, B8, A7, B4, E7 178, 187, 190, 200,
204
I
Receive Pair. Differential data is
received on
RXN[4:0]
A10, C8, A6, B3,
D6
177, 188, 191, 201,
203
I
these pins.
TXP[4:0]
B9, D9, B6, D8, C3 181, 184, 194, 197,
207
O
Transmit Pair. Differential data is
transmitted on
TXN[4:0]
C10, C9, C7, D7,
C4
180, 185, 193, 198,
206
O
these pins.
2.2.2 Clock for Network
Pin Name
BGA Ball
PQFP Pin#
Type Descriptions
H5
9
O
25 MHz crystal
XI
G4
10
I
25 MHz crystal, external clock input
RTX
C2
3 I
Reference
Voltage
2.2.3 LED
ADMtek Inc.
2-5
Pin Name
BGA Ball
PQFP Pin#
Type Descriptions
LED4[2:0]
F20, G18, F19
141, 142, 143
O
LED4[2] state, default = 1010,
duplex/col
LED4[1] state, default = 0101,
speed
LED4[0] state, default = 1001,
link/activity
LED3[2:0]
G16, E20, D20
144, 145, 146
O
LED3[2] state, default = 1010,
duplex/col
LED3[1] state, default = 0101,
speed
LED3[0] state, default = 1001,
link/activity
LED2[2:0]
E19, E14, A16
147, 158, 160
O
LED2[2] state, default = 1010,
duplex/col
LED2[1] state, default = 0101,
speed
LED2[0] state, default = 1001,
link/activity
LED1[2:0]
B16, A15, B15
161, 162, 163
O
LED1[2] state, default = 1010,
duplex/col