
ADM5120
Register Description
4.2.9 FIQ_status, offset: 0x18
Bits
Type Name
Initial value
9:0 RW FIQ_status[9:0] The
status of the fast interrupt sources
after
masking.
1: the corresponding IRQ is active, and
generate the interrupt to MIPS
0
31:10
Reserved
Not
Applicable
4.2.10 IRQ_test_source, offset: 0x1c
Bits
Type Name
Initial value
9:0 RW IRQ_test_source[9
:0]
the test data for the IRQ_raw_status
0
31:10
Reserved
Not
Applicable
4.2.11 IRQ_source_sel, offset: 0x20
Bits
Type Name
Initial value
0 RW
IRQ_source_selec
tion
1: load the IRQ_test_source into
IRQ_raw_status
0
31:1
Reserved
Not
Applicable
4.2.12 INT_level, offset: 0x24
Bits
Type Name
Initial value
3:0 RO Reserved
Not
Applicable
8:4 RW INT_level
external interrupt source
0: active high (default)
1: active low
0
31:1
Reserved
Not
Applicable
ADMtek Inc.
4-3