
ADM5120
Register Description
Chapter 4 Register Description
4.1 System Memory Map
SDRAM_0
Max 128M-byte
depend on
bank0 size
SRAM_1
512K/1M/2M/4M/8M-byte
0x0000 0000
SDRAM_1
0x1000 0000
0x1080 0000
0x10C0 0000
0x10E0 0000
0x1100 0000
ext_IO_0
ext_IO_1
0x1120 0000
MPMC
USB
0x1160 0000
0x11A0 0000
MIPS
0x11C0 0000
reserved
0x1200 0000
switch
0x1220 0000
0x1240 0000
reserved
reserved
0x1260 0000
0x1FC0 0000
SRAM_0
0x2000 0000
reserved
boot address
4M-byte
0x1280 0000
0x12A0 0000
0x1140 0000
PCI Memory
INTC
SYSC
UART-0
UART_1
0x1150 0000
0x115f fff0
0x115f fff8
PCI IO
PCI Configuration Addr
PCI Configuration Data
Figure 4-1 System Memory Map
SYSC: System control registers
INTC:
INTERRUPT CONTROL REGISTERS
ADMtek Inc.
4-1