
ADM5120
Register Description
4.2.4 IRQ_raw_status, offset: 0x40
Bits
Type Name
Description
Initial value
9:0 RO IRQ_raw_status[7
:0]
The status of the interrupt sources
before
masking.
1: the corresponding IRQ is active
0
31:10 RO Reserved
Not
Applicable
0
4.2.5 IRQ_enable, offset: 0x80
Bits
Type Name
Description
Initial value
9:0
RW
IRQ_enable[7:0] The enable register is used to mask the
interrupt source.
1: enable the interrupt and allow the
interrupt request to MIPS.
Writing “0” has no effect.
0
31:10 RO Reserved
Not
Applicable
0
4.2.6 IRQ_enable_clear, offset: 0xc0
Bits
Type Name
Description
Initial value
9:0 RW IRQ_enable_clear
[7:0]
The clear bits of the IRQ_enable.
Writing “1” clear the corresponding bit of
IRQ_enable.
Writing “0” has no effect.
0
31:10
Reserved
Not
Applicable
4.2.7 Reserved, offset: 0x10
Bits
Type Name
Description
Initial value
31:0
Reserved
Not
Applicable
4.2.8 INT_Mode, offset: 0x14
ADMtek Inc.
4-2
Bits
Type Name
Initial value
9:0 RW INT_mode[9:0] The
interrupt type of the interrupt sources
.
1: the corresponding Interrupt port
generate the FIQ to MIPS
0: the corresponding Interrupt port
generate the IRQ to MIPS
0
31:10
Reserved
Not
Applicable